.
Preliminary
IBM043611QLAB
IBM041811QLAB
32K X 36 & 64K X 18 SRAM
Features
• 32K x 36 or 64K x 18 Organizations
• Common I/O
• 0.5 Micron CMOS Technology
• Asynchronous Output Enable and Power Down
Inputs
• Synchronous Pipeline Mode Of Operation with
Self-Timed Late Write
• Single Differential GTL/HSTL Clock
• Single +3.3V Power Supply and Ground
• Boundary Scan using limited set of JTAG 1149.1
functions
• Byte Write Capability & Global Write Enable
• GTL/HSTL Input and Output levels
• 7 X 17 Bump Ball Grid Array Package with
SRAM JEDEC Standard Pinout and Boundary
SCAN Order
• Registered Addresses, Write Enables, Synchronous Select and Data Ins.
• Programmable Impedance Output Drivers
• Registered Outputs
Description
The IBM043611QLA and IBM041811QLA 1Mb
SRAMS are Synchronous Pipeline Mode, high performance CMOS Static Random Access Memories
that are versatile, wide I/O, and achieves 5 nsec
cycle times. Differential K clocks are used to initiate
the read/write operation and all internal operations
are self-timed. At the rising edge of the K Clock, all
Addresses, Write-Enables, Sync Select and Data
Ins are registered internally. Data Outs are updated
from output registers off the next rising edge of the K
clock. An internal Write buffer allows write data to
follow one cycle after addresses and controls. The
chip is operated with a single +3.3V power supply
and is compatible with GTL/HSTL I/O interfaces.
03H9040
SA14-4659-04
Revised 7/96
©IBM Corporation, 1996. All rights reserved.
Use is further subject to the provisions at the end of this document.
Page 1 of 21