HOME在庫検索>在庫情報

部品型式

IDT70261S20

製品説明
仕様・特性

HIGH-SPEED 16K x 16 DUAL-PORT STATIC RAM WITH INTERRUPT Features ◆ ◆ ◆ ◆ ◆ True Dual-Ported memory cells which allow simultaneous access of the same memory location High-speed access – Commercial: 15/20/25/35/55ns (max.) – Industrial 20/25ns (max.) Low-power operation – IDT70261S Active: 750mW (typ.) Standby: 5mW (typ.) – IDT70261L Active: 750mW (typ.) Standby: 1mW (typ.) Separate upper-byte and lower-byte control for multiplexed bus compatibility ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ IDT70261S/L IDT70261 easily expands data bus width to 32 bits or more using the Master/Slave select when cascading more than one device M/S = H for BUSY output flag on Master, M/S = L for BUSY input on Slave Busy and Interrupt Flags On-chip port arbitration logic Full on-chip hardware support of semaphore signaling between ports Fully asynchronous operation from either port TTL-compatible, single 5V (±10%) power supply Available in 100-pin Thin Quad Flatpack Industrial temperature range (-40OC to +85OC) is available for selected speeds Functional Block Diagram R/WL UBL R/WR UBR LBL CEL OEL LBR CER OER I/O8L-I/O15L I/O0L-I/O7L I/O8R-I/O15R I/O Control I/O Control I/O0R-I/O7R (1,2) BUSYL A13L A0L (1,2) BUSYR Address Decoder MEMORY ARRAY 14 CEL OEL R/WL SEML (2) INTL Address Decoder A13R A0R 14 ARBITRATION INTERRUPT SEMAPHORE LOGIC M/S CER OER R/WR SEMR INTR(2) 3039 drw 01 NOTES: 1. (MASTER): BUSY is output; (SLAVE): BUSY is input. 2. BUSY and INT outputs are non-tri-stated push-pull. NOVEMBER 2001 1 ©2001 Integrated Device Technology, Inc. DSC 3039/9

ブランド

供給状況

 
Not pic File
お探し商品IDT70261S20は、弊社営業スタッフが市場確認を行いemailにて結果を御連絡致します。

「見積依頼」ボタンを押してお気軽にお進み下さい。

送料

お買い上げ小計が1万円以上の場合は送料はサービスさせて頂きます。
1万円未満の場合、また時間指定便はお客様負担となります。
(送料は地域により異なります。)


お取引内容はこちら

0.0607488155