HOME在庫検索>在庫情報

部品型式

EDD5116AFTA-6B-E

製品説明
仕様・特性

DATA SHEET 512M bits DDR SDRAM EDD5108AFTA (64M words × 8 bits) EDD5116AFTA (32M words × 16 bits) Features • Density: 512M bits • Organization  16M words × 8 bits × 4 banks (EDD5108AFTA)  8M words × 16 bits × 4 banks (EDD5116AFTA) • Package: 66-pin plastic TSOP (II)  Lead-free (RoHS compliant) • Power supply:  DDR400: VDD, VDDQ = 2.6V ± 0.1V  DDR333, 266: VDD, VDDQ = 2.5V ± 0.2V • Data rate: 400Mbps/333Mbps/266Mbps (max.) • Four internal banks for concurrent operation • Interface: SSTL_2 • Burst lengths (BL): 2, 4, 8 • Burst type (BT):  Sequential (2, 4, 8)  Interleave (2, 4, 8) • /CAS Latency (CL): 2, 2.5, 3 • Precharge: auto precharge option for each burst access • Driver strength: normal/weak • Refresh: auto-refresh, self-refresh • Refresh cycles: 8192 cycles/64ms  Average refresh period: 7.8µs • Operating ambient temperature range  TA = 0°C to +70°C • Double-data-rate architecture; two data transfers per clock cycle • The high-speed data transfer is realized by the 2 bits prefetch pipelined architecture • Bi-directional data strobe (DQS) is transmitted /received with data for capturing data at the receiver • Data inputs, outputs, and DM are synchronized with DQS • DQS is edge-aligned with data for READs; centeraligned with data for WRITEs • Differential clock inputs (CK and /CK) • DLL aligns DQ and DQS transitions with CK transitions • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS • Data mask (DM) for write data L EO Specifications t uc od Pr Document No. E0699E50 (Ver. 5.0) Date Published November 2006 (K) Japan Printed in Japan URL: http://www.elpida.com This product became EOL in April, 2010. Elpida Memory, Inc. 2005-2006

ブランド

供給状況

 
Not pic File
お求め製品EDD5116AFTA-6B-Eは、弊社担当が市場確認を行いemailにて結果を御連絡致します。

「見積依頼」ボタンを押してお気軽にお進み下さい。

お支払方法

宅配業者の代金引換又は商品到着後一週間以内の銀行振込となります。


お取引内容はこちら

0.0706138611