HOME在庫検索>在庫情報

部品型式

MS81V04160A-25TBZ03J

製品説明
仕様・特性

OKI Semiconductor MS81V04160A FEDS81V04160A-01 This version: Nov.,21, 2002 Dual FIFO (262,214 Words × 8 Bits) × 2 GENERAL DESCRIPTION The MS81V04160A is a single-chip 4Mb FIFO functionally composed of two OKI 2Mb FIFO (First-In First-Out) memories which were designed for 262,214 x 8-bit high-speed asynchronous read/write operation. The read clocks and the write clocks of each of the 2Mb FIFO memories are connected in common. The MS81V04160A, functionally compatible with Oki's 2Mb FIFO memory (MSM51V8222A), can be used as a x16 configuration FIFO. The MS81V04160A is a field memory for wide or low end use in general commodity TVs and VTRs exclusively and is not designed for high end use in professional graphics systems, which require long term picture storage, data storage, medical use and other storage systems. The MS81V04160A provides independent control clocks to support asynchronous read and write operations. Different clock rates are also supported, which allow alternate data rates between write and read data streams. The MS81V04160A provides high speed FIFO (First-in First-out) operation without external refreshing: MS81V04160A refreshes its DRAM storage cells automatically, so that it appears fully static to the users. Moreover, fully static type memory cells and decoders for serial access enable the refresh free serial access operation, so that serial read and/or write control clock can be halted high or low for any duration as long as the power is on. Internal conflicts of memory access and refreshing operations are prevented by special arbitration logic. The MS81V04160A’s function is simple, and similar to a digital delay device whose delay-bit- length is easily set by reset timing. The delay length and the number of read delay clocks between write and read, is determined by externally controlled write and read reset timings. Additional SRAM serial registers, or line buffers for the initial access of 71 x 16-bit enable high speed first-bit-access with no clock delay just after the write or read reset timings. Additionally, the MS81V04160A has a write mask function or input enable function (IE), and read- data skipping function or output enable function (OE). The differences between write enable (WE) and input enable (IE), and between read enable (RE) and output enable (OE) are that WE and RE can stop serial write/read address increments, but IE and OE cannot stop the increment, when write/read clocking is continuously applied to MS81V04160A. The input enable (IE) function allows the user to write into selected locations of the memory only, leaving the rest of the memory contents unchanged. This facilitates data processing to display a “picture in picture” on a TV screen. 1/24

ブランド

OKI

現況

2008年10月1日 - OKIセミコンダクタ株式会社設立。同時に株式の95%の900億円をロームに譲渡。 2011年10月1日 - ラピスセミコンダクタ株式会社に社名変更 。

現ブランド

ラピスセミコンダクタ株式会社

会社名

沖電気工業

事業概要

通信機器、現金自動預け払い機 (ATM) 等の情報機器を主体に製造するメーカーである。2008年半導体部門はOKIセミコンダクタ株式会社とした。

供給状況

 
Not pic File
お探し部品MS81V04160A-25TBZ03Jは、clevertechの担当が市場調査を行いメールにて御回答致します。

「見積依頼」をクリックして どうぞお問合せ下さい。

送料

お買い上げ小計が1万円以上の場合は送料はサービスさせて頂きます。
1万円未満の場合、また時間指定便はお客様負担となります。
(送料は地域により異なります。)


お取引内容はこちら

0.0607211590