HOME在庫検索>在庫情報

部品型式

IDT70V261S55PF

製品説明
仕様・特性

HIGH-SPEED 3.3V 16K x 16 DUAL-PORT STATIC RAM Features ◆ ◆ ◆ ◆ ◆ True Dual-Ported memory cells which allow simultaneous access of the same memory location High-speed access – Commercial: 25/35/55ns (max.) – Industrial: 25ns (max.) Low-power operation – IDT70V261S Active: 300mW (typ.) Standby: 3.3mW (typ.) – IDT70V261L Active: 300mW (typ.) Standby: 660µW (typ.) Separate upper-byte and lower-byte control for multiplexed bus compatibility ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ IDT70V261S/L IDT70V261 easily expands data bus width to 32 bits or more using the Master/Slave select when cascading more than one device M/S = VIH for BUSY output flag on Master M/S = VIL for BUSY input on Slave Interrupt Flag On-chip port arbitration logic Full on-chip hardware support of semaphore signaling between ports Fully asynchronous operation from either port TTL-compatible, single 3.3V (±0.3V) power supply Available in a 100-pin TQFP, Thin Quad Plastic Flatpack Industrial temperature range (-40°C to +85°C) is available for selected speed Green parts available, see ordering information Functional Block Diagram R/WL UBL R/WR UBR LBL CEL OEL LBR CER OER I/O8L-I/O15L I/O0L-I/O7L I/O8R-I/O15R I/O Control I/O Control I/O0R-I/O7R (1,2) BUSYR BUSYL A13L A0L Address Decoder MEMORY ARRAY 14 CEL OEL R/WL SEML (2) INTL Address Decoder (1,2) A13R A0R 14 ARBITRATION INTERRUPT SEMAPHORE LOGIC M/S CER OER R/WR SEMR (2) INTR 3040 drw 01 NOTES: 1. (MASTER): BUSY is output; (SLAVE): BUSY is input. 2. BUSY and INT outputs are non-tri-stated push-pull. FEBRUARY 2008 1 ©2008 Integrated Device Technology, Inc. DSC-3040/9

ブランド

供給状況

 
Not pic File
お求め商品IDT70V261S55PFは、クレバーテックのSTAFFが市場確認を行いメールにて結果を御連絡致します。

「見積依頼」をクリックして どうぞお進み下さい。

お支払方法

宅配業者の代金引換又は商品到着後一週間以内の銀行振込となります。


お取引内容はこちら

0.0629811287