HOME在庫検索>在庫情報

部品型式

EDE5116AJBG-8E-E

製品説明
仕様・特性

DATA SHEET 512M bits DDR2 SDRAM EDE5104AJBG (256M words × 4 bits) EDE5108AJBG (64M words × 8 bits) EDE5116AJBG (32M words × 16 bits) Features • Density: 512M bits • Organization  32M words × 4 bits × 4 banks (EDE5104AJBG)  16M words × 8 bits × 4 banks (EDE5108AJBG)  8M words × 16 bits × 4 banks (EDE5116AJBG) • Package  60-ball FBGA (EDE5104/5108AJBG)  84-ball FBGA (EDE5116AJBG)  Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 1.8V ± 0.1V • Data rate: 800Mbps/667Mbps (max.) • 1KB page size (EDE5104/5108AJBG)  Row address: A0 to A13  Column address: A0 to A9, A11 (EDE5104AJBG) A0 to A9 (EDE5108AJBG) • 2KB page size (EDE5116AJBG)  Row address: A0 to A12  Column address: A0 to A9 • Four internal banks for concurrent operation • Interface: SSTL_18 • Burst lengths (BL): 4, 8 • Burst type (BT):  Sequential (4, 8)  Interleave (4, 8) • /CAS Latency (CL): 3, 4, 5, 6 • Precharge: auto precharge option for each burst access • Driver strength: normal/weak • Refresh: auto-refresh, self-refresh • Double-data-rate architecture; two data transfers per clock cycle • The high-speed data transfer is realized by the 4 bits prefetch pipelined architecture • Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at the receiver • DQS is edge-aligned with data for READs; centeraligned with data for WRITEs • Differential clock inputs (CK and /CK) • DLL aligns DQ and DQS transitions with CK transitions • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS • Data mask (DM) for write data • Posted /CAS by programmable additive latency for better command and data bus efficiency • Off-Chip-Driver Impedance Adjustment and On-DieTermination for better signal quality • Programmable RDQS, /RDQS output for making × 8 organization compatible to × 4 organization • /DQS, (/RDQS) can be disabled for single-ended Data Strobe operation L EO Specifications t uc  Average refresh period 7.8µs at 0°C ≤ TC ≤ +85°C 3.9µs at +85°C < TC ≤ +95°C • Operating case temperature range  TC = 0°C to +95°C od Pr • Refresh cycles: 8192 cycles/64ms Document No. E1044E40 (Ver. 4.0) Date Published September 2008 (K) Japan Printed in Japan URL: http://www.elpida.com This product became EOL in March, 2010. Elpida Memory, Inc. 2007-2008

ブランド

ELPIDA

会社名

エルピーダメモリ株式会社

本社国名

日本

事業概要

DRAM(ダイナミック・ランダム・アクセス・メモリ)のリーディングカンパニーです。世界トップレベルの技術力により、開発・設計・製造・販売活動を積極的に展開しています。

供給状況

 
Not pic File
お探し部品EDE5116AJBG-8E-Eは、弊社営業担当が市場調査を行いメールにて見積回答致します。

「見積依頼」をクリックして どうぞお問合せ下さい。


当サイトの取引の流れ

見積依頼→在庫確認→見積回答→注文→検収→支払 となります。


お取引内容はこちら

0.0610690117