HOME在庫検索>在庫情報

部品型式

IDT7006S20PF

製品説明
仕様・特性

HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM Features ◆ ◆ ◆ ◆ ◆ True Dual-Ported memory cells which allow simultaneous reads of the same memory location High-speed access – Military: 20/25/35/55/70ns (max.) – Industrial: 55ns (max.) – Commercial: 15/17/20/25/35/55ns (max.) Low-power operation – IDT7006S Active: 750mW (typ.) Standby: 5mW (typ.) – IDT7006L Active: 700mW (typ.) Standby: 1mW (typ.) IDT7006 easily expands data bus width to 16 bits or more using the Master/Slave select when cascading more than one device ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ IDT7006S/L M/S = H for BUSY output flag on Master, M/S = L for BUSY input on Slave Busy and Interrupt Flags On-chip port arbitration logic Full on-chip hardware support of semaphore signaling between ports Fully asynchronous operation from either port Devices are capable of withstanding greater than 2001V electrostatic discharge Battery backup operation—2V data retention TTL-compatible, single 5V (±10%) power supply Available in 68-pin PGA, quad flatpack, PLCC, and a 64-pin TQFP Industrial temperature range (–40°C to +85°C) is available for selected speeds Green parts available, see ordering information Functional Block Diagram OEL OER CEL R/WL CER R/WR I/O0L- I/O7L I/O0R-I/O7R I/O Control I/O Control (1,2) (1,2) BUSYL A12L A0L BUSYR Address Decoder MEMORY ARRAY 13 CEL OEL R/WL SEML (2) INTL Address Decoder A12R A0R 13 ARBITRATION INTERRUPT SEMAPHORE LOGIC M/S CER OER R/WR SEMR INTR(2) 2738 drw 01 NOTES: 1. (MASTER): BUSY is output; (SLAVE): BUSY is input. 2. BUSY outputs and INT outputs are non-tri-stated push-pull. OCTOBER 2008 1 ©2008 Integrated Device Technology, Inc. DSC- 2739/16

ブランド

供給状況

 
Not pic File
お求め製品IDT7006S20PFは、当社営業スタッフが在庫調査を行いemailにて見積回答致します。

「見積依頼」ボタンを押してお気軽にお進み下さい。


当サイトの取引の流れ

見積依頼→在庫確認→見積回答→注文→検収→支払 となります。


お取引内容はこちら

0.0641901493