HOME在庫検索>在庫情報

部品型式

MSM51V8222A-30GS-KR1

製品説明
仕様・特性

E2L0055-28-Z2 ¡ Semiconductor MSM51V8222A ¡ Semiconductor This version: Dec. 1998 MSM51V8222A Previous version: Mar. 1998 262,214-Word ¥ 8-Bit Field Memory DESCRIPTION The OKI MSM51V8222A is a high performance 2-Mbit, 256K ¥ 8-bit, Field Memory. It is designed for high-speed serial access applications such as HDTVs, conventional NTSC TVs, VTRs, digital movies and Multi-media systems. It is a FRAM for wide or low end use as general commodity TVs and VTRs, exclusively. The MSM51V8222A is not designed for the other use or high end use in medical systems, professional graphics systems which require long term picture, and data storage systems and others. The 2-Mbit capacity fits one field of a conventional NTSC TV screen. Two cascaded MSM51V8222As make one frame of the screen: two or more MSM51V8222As can be cascaded directly without any delay devices between them. (Cascading provides larger storage depth or a longer delay). Each of the 8-bit planes has separate serial write and read ports. These employ independent control clocks to support asynchronous read and write operations. Different clock rates are also supported, which allow alternate data rates between write and read data streams. The MSM51V8222A provides high speed FIFO, First-In First-Out, operation without external refreshing: it refreshes its DRAM storage cells automatically, so that it appears fully static to the users. Moreover, fully static type memory cells and decoders for serial access enable the refresh free serial access operation, so that serial read and/or write control clock can be halted high or low for any duration as long as the power is on. Internal conflicts of memory access and refreshing operations are prevented by special arbitration logic. The MSM51V8222A's function is simple, and similar to a digital delay device whose delay-bit-length is easily set by reset timing. The delay length, and the number of read delay clocks between write and read, is determined by externally controlled write and read reset timings. Additional SRAM serial registers, or line buffers for the initial access of 256 ¥ 8-bit enable high speed first-bit-access with no clock delay just after the write or read reset timings. The MSM51V8222A is similar in operation and functionality to OKI 1-Mbit Field Memory MSM51V4221C, with the addition of cascade capability. (As for MSM51V4221C operation compatible 2-Mbit Field Memory, OKI has the MSM51V8221A which is a sister device of MSM51V8222A). Additionally, the MSM51V8222A has a write mask function or input enable function (IE), and readdata skipping function or output enable function (OE). The differences between write enable (WE) and input enable (IE), and between read enable (RE) and output enable (OE) are that WE and RE can stop serial write/read address increments, but IE and OE cannot stop the increment, when write/ read clocking is continuously applied to MSM51V8222A. The input enable (IE) function allows the user to write into selected locations of the memory only, leaving the rest of the memory contents unchanged. This facilitates data processing to display a "picture in picture" on a TV screen. 1/16

ブランド

OKI

現況

2008年10月1日 - OKIセミコンダクタ株式会社設立。同時に株式の95%の900億円をロームに譲渡。 2011年10月1日 - ラピスセミコンダクタ株式会社に社名変更 。

現ブランド

ラピスセミコンダクタ株式会社

会社名

沖電気工業

事業概要

通信機器、現金自動預け払い機 (ATM) 等の情報機器を主体に製造するメーカーである。2008年半導体部門はOKIセミコンダクタ株式会社とした。

供給状況

 
Not pic File
お求めのMSM51V8222A-30GS-KR1は、当社STAFFが市場調査を行いメールにて御回答致します。

「見積依頼」ボタンを押してお気軽にお問合せ下さい。

送料

お買い上げ小計が1万円以上の場合は送料はサービスさせて頂きます。
1万円未満の場合、また時間指定便はお客様負担となります。
(送料は地域により異なります。)


お取引内容はこちら

0.0648941994