Si5321
SONET/SDH P R E C I S IO N C LOCK M ULTIPLIER I C
Features
Ultra-low jitter clock output with jitter
generation as low as 0.3 psRMS
No external components (other than a
resistor and bypassing)
Input clock ranges at 19, 39, 78, 155,
311, or 622 MHz
Output clock ranges at 19, 39, 78, 155,
311, 622, 1244, or 2488 MHz
Maximum range includes 693 MHz for
10 GbE FEC support
Digital hold for loss-of-input clock
Support for 255/238 (15/14),
255/237 (85/79), and 66/64 FEC scaling
(ITU-T G.709 and IEEE 802.3ae)
Selectable loop bandwidth
Loss-of-signal alarm output
Low power
Small size (9 x 9 mm)
Backwards compatible with Si5320
Si5321
Si5321
Ordering Information:
Applications
See page 30.
SONET/SDH line/port cards
Terabit routers
Core switches
Digital cross connects
Description
The Si5321 is a precision clock multiplier that exceeds the requirements of high-speed
communication systems, including OC-192/OC-48 and 10 Gigabit Ethernet. This device
phase locks to an input clock in the 19, 39, 78, 155, 311 or 622 MHz frequency range
and generates a frequency-multiplied clock output that can be configured for operation
in the 19, 39, 78, 155, 622, 1244, or 2488 MHz frequency range. Silicon Laboratories
DSPLL® technology provides PLL functionality with unparalleled performance. It
eliminates external loop filter components, provides programmable loop parameters,
and simplifies design. FEC rates are supported by selectable forward and reverse 255/
238 (15/14), 255/237 (85/79), and 66/64 (33/32) conversion factors. The ITU-T G.709
255/237 rate and the IEEE 802.3ae 66/64 rate are supported when using a 155 MHz or
higher rate input clock. The performance and integration of Silicon Laboratories’ Si5321
clock IC provides high-level support of the latest specifications and systems. It operates
from a single 3.3 V supply.
Functional Block Diagram
REXT
VSEL33
VDD
GND
Biasing & Supply Regulation
FXDDELAY
CLKIN+
CLKIN–
VALTIME
LOS
CAL_ACTV
2
DH_ACTV
®
÷
DSPLL
CLKOUT+
CLKOUT–
÷
2
Signal
Detect
3
2
2
Calibration
FRQSEL[2:0]
RSTN/CAL
BWBOOST
BWSEL[1:0]
INFRQSEL[2:0] FEC[2:0]
Rev. 2.5 8/08
Copyright © 2008 by Silicon Laboratories
Si5321