HOME在庫検索>在庫情報

部品型式

MT46V8M16P-75

製品説明
仕様・特性

128Mb: x4, x8, x16 DDR SDRAM Features Double Data Rate (DDR) SDRAM MT46V32M4 – 8 Meg x 4 x 4 Banks MT46V16M8 – 4 Meg x 8 x 4 Banks MT46V8M16 – 2 Meg x 16 x 4 Banks For the latest data sheet revisions, please refer to the Micron Web site: www.micron.com/sdram Features Options • VDD = +2.5V ±0.2V, VDDQ = +2.5V ±0.2V • VDD = +2.6V ±0.1V, VDDQ = +2.6V ±0.1V (DDR 400) • Bidirectional data strobe (DQS) transmitted/ received with data, i.e., source-synchronous data capture (x16 has two – one per byte) • Internal, pipelined double-data-rate (DDR) architecture; two data accesses per clock cycle • Differential clock inputs (CK and CK#) • Commands entered on each positive CK edge • DQS edge-aligned with data for READs; centeraligned with data for WRITEs • DLL to align DQ and DQS transitions with CK • Four internal banks for concurrent operation • Data mask (DM) for masking write data (x16 has two – one per byte) • Programmable burst lengths: 2, 4, or 8 • Auto Refresh and Self Refresh Modes • Longer lead TSOP for improved reliability (OCPL) • 2.5V I/O (SSTL_2 compatible) • Concurrent auto precharge option is supported • tRAS lockout supported (tRAP = tRCD) • Configuration 32 Meg x 4 (8 Meg x 4 x 4 banks) 16 Meg x 8 (4 Meg x 8 x 4 banks) 8 Meg x 16 (2 Meg x 16 x 4 banks) • Plastic Package – OCPL 66-pin TSOP 66-pin TSOP (lead-free) • Timing – Cycle Time 5ns @ CL = 3 (DDR400) 6ns @ CL = 2.5 (DDR333) (TSOP only) 7.5ns @ CL = 2 (DDR266) 7.5ns @ CL = 2 (DDR266A) 7.5ns @ CL = 2.5 (DDR266B) • Self Refresh Standard Low Power Self Refresh • Temperature Rating Commercial (0°C to 70°C) Industrial (-40°C to +85°C) • Revision Table 1: Marking 32M4 16M8 8M16 TG P -5B -6T -75E -75Z -75 None L None IT :D Configuration Addressing 32 Meg x 4 Configuration Refresh Count Row Addressing Bank Addressing Column Addressing Table 2: 16 Meg x 8 8 Meg x 16 8 Meg x 4 x 4 banks 4K 4K (A0–A11) 4 (BA0, BA1) 2K (A0–A9, A11) 4 Meg x 8 x 4 banks 4K 4K (A0–A11) 4 (BA0, BA1) 1K (A0–A9) 2 Meg x 16 x 4 banks 4K 4K (A0–A11) 4 (BA0, BA1) 512 (A0–A8) Key Timing Parameters CL = CAS (READ) latency; minimum clock rate @ CL = 2 (-75E, -75Z), CL = 2.5 (-6, -6T, -75), and CL = 3 (-5B) Clock Rate Speed Grade CL = 2 CL = 2.5 CL = 3 Data Out Window Access Window DQS–DQ Skew -5B -6T -75E/-75Z -75 133 MHz 133 MHz 133 MHz 100 MHz 167 MHz 167 MHz 133 MHz 133 MHz 200 MHz N/A N/A N/A 1.6ns 2.0ns 2.5ns 2.5ns ±0.70ns ±0.70ns ±0.75ns ±0.75ns +0.40ns +0.45ns +0.50ns +0.50ns PDF: 09005aef816fd013/Source: 09005aef816ce127 128MBDDRx4x8x16D_1.fm - Rev. C 4/05 EN 1 Micron Technology, Inc., reserves the right to change products or specifications without notice. ©2004 Micron Technology, Inc. All rights reserved. Products and specifications discussed herein are subject to change by Micron without notice.

ブランド

MICRON

会社名

Micron Technology

本社国名

U.S.A

事業概要

メモリ・ストレージ用の各種半導体メモリ(DRAMやフラッシュメモリとそれらの搭載製品群)を製造・販売している。主力製品は、DRAM, FLASH MEMORY

供給状況

 
Not pic File
お探し商品MT46V8M16P-75は、当社営業STAFFが市場確認を行いemailにて結果を御連絡致します。

「見積依頼」をクリックして どうぞお問合せください。

送料

お買い上げ小計が1万円以上の場合は送料はサービスさせて頂きます。
1万円未満の場合、また時間指定便はお客様負担となります。
(送料は地域により異なります。)


お取引内容はこちら

0.0618109703