HOME在庫検索>在庫情報

部品型式

CY7B991-15JI

製品説明
仕様・特性

CY7B991 CY7B992 Programmable Skew Clock Buffer Programmable Skew Clock Buffer Features Functional Description ■ All output pair skew <100 ps typical (250 ps maximum) ■ 3.75 MHz to 80 MHz output operation ■ User selectable output functions ❐ Selectable skew to 18 ns ❐ Inverted and non-inverted ❐ Operation at 1⁄2 and 1⁄4 input frequency ❐ Operation at 2 × and 4 × input frequency (input as low as 3.75 MHz) ■ Zero input to output delay ■ 50% duty cycle outputs ■ Outputs drive 50 terminated lines ■ Low operating current ■ 32-pin PLCC package ■ Jitter < 200 ps peak-to-peak (< 25 ps RMS) The CY7B991 and CY7B992 Programmable Skew Clock Buffers (PSCB) offer user selectable control over system clock functions. These multiple output clock drivers provide the system integrator with functions necessary to optimize the timing of high performance computer systems. Each of the eight individual drivers, arranged in four pairs of user controllable outputs, can drive terminated transmission lines with impedances as low as 50. They can deliver minimal and specified output skews and full swing logic levels (CY7B991 TTL or CY7B992 CMOS). Each output is hardwired to one of the nine delay or function configurations. Delay increments of 0.7 to 1.5 ns are determined by the operating frequency with outputs that skew up to ±6 time units from their nominal “zero” skew position. The completely integrated PLL allows cancellation of external load and transmission line delay effects. When this “zero delay” capability of the PSCB is combined with the selectable output skew functions, you can create output-to-output delays of up to ±12 time units. Divide-by-two and divide-by-four output functions are provided for additional flexibility in designing complex clock systems. When combined with the internal PLL, these divide functions enable distribution of a low frequency clock that are multiplied by two or four at the clock destination. This facility minimizes clock distribution difficulty, allowing maximum system clock speed and flexibility. For a complete list of related documentation, click here. Logic Block Diagram TEST PHASE FREQ DET FB REF FILTER VCO AND TIME UNIT GENERATOR FS 4F0 4F1 3F0 3F1 4Q0 SELECT INPUTS (THREE LEVEL) 4Q1 SKEW 3Q0 3Q1 SELECT 2F0 2F1 2Q0 MATRIX 2Q1 1Q0 1F0 1F1 Cypress Semiconductor Corporation Document Number: 38-07138 Rev. *N • 1Q1 198 Champion Court • San Jose, CA 95134-1709 • 408-943-2600 Revised May 4, 2016

ブランド

供給状況

 
Not pic File
お探し製品CY7B991-15JIは、clevertechのSTAFFが在庫確認を行いemailにて結果を御連絡致します。

「見積依頼」ボタンを押してお気軽にお問合せ下さい。


当サイトの取引の流れ

見積依頼→在庫確認→見積回答→注文→検収→支払 となります。


お取引内容はこちら

0.0621249676