HOME在庫検索>在庫情報

部品型式

CY7C131-35JC

製品説明
仕様・特性

CY7C130, CY7C130A CY7C131, CY7C131A CY7C140, CY7C141 1K x 8 Dual-Port Static RAM Features Functional Description ■ True dual-ported memory cells, which allow simultaneous reads of the same memory location ■ 1K x 8 organization ■ 0.65 micron CMOS for optimum speed and power ■ High speed access: 15 ns ■ Low operating power: ICC = 110 mA (maximum) ■ Fully asynchronous operation The CY7C130/130A/CY7C131/131A/CY7C140[1] and CY7C141 are high speed CMOS 1K by 8 dual-port static RAMs. Two ports are provided permitting independent access to any location in memory. The CY7C130/130A/ CY7C131/131A can be used as either a standalone 8-bit dual-port static RAM or as a master dual-port RAM in conjunction with the CY7C140/CY7C141 slave dual-port device in systems requiring 16-bit or greater word widths. It is the solution to applications requiring shared or buffered data, such as cache memory for DSP, bit-slice, or multiprocessor designs. ■ Automatic power down ■ Master CY7C130/130A/CY7C131/131A easily expands data bus width to 16 or more bits using slave CY7C140/CY7C141 ■ BUSY output flag on CY7C130/130A/CY7C131/131A; BUSY input on CY7C140/CY7C141 ■ INT flag for port-to-port communication ■ Available in 48-pin DIP (CY7C130/130A/140), 52-pin PLCC, 52-pin TQFP ■ Pb-free packages available Each port has independent control pins; chip enable (CE), write enable (R/W), and output enable (OE). Two flags are provided on each port, BUSY and INT. BUSY signals that the port is trying to access the same location currently being accessed by the other port. INT is an interrupt flag indicating that data is placed in a unique location (3FF for the left port and 3FE for the right port). An automatic power down feature is controlled independently on each port by the chip enable (CE) pins. The CY7C130/130A and CY7C140 are available in 48-pin DIP. The CY7C131/131A and CY7C141 are available in 52-pin PLCC, 52-pin Pb-free PLCC, 52-pin PQFP, and 52-pin Pb-free PQFP. Logic Block Diagram R/WL CEL R/WR CER OEL OER I/O7L I/O CONTROL I/O0L I/O CONTROL [2] BUSYL A 9L A 0L I/O7R I/O0R BUSYR ADDRESS DECODER CEL OEL MEMORY ARRAY ADDRESS DECODER ARBITRATION LOGIC (7C130/7C131 ONLY) AND INTERRUPT LOGIC A 9R A 0R CER OER R/WL R/WR [3] [3] INTL INTR Notes 1. CY7C130 and CY7C130A are functionally identical; CY7C131 and CY7C131A are functionally identical. 2. CY7C130/130A/CY7C131/131A (Master): BUSY is open drain output and requires pull-up resistor. CY7C140/CY7C141 (Slave): BUSY is input. 3. Open drain outputs: pull-up resistor required. Cypress Semiconductor Corporation Document #: 38-06002 Rev. *E • 198 Champion Court • San Jose, CA 95134-1709 • 408-943-2600 Revised December 09, 2008 [+] Feedback

ブランド

供給状況

 
Not pic File
お求めのCY7C131-35JCは、弊社営業担当が在庫確認を行いemailにて結果を御連絡致します。

「見積依頼」ボタンを押してお気軽にお問合せ下さい。

お支払方法

宅配業者の代金引換又は商品到着後一週間以内の銀行振込となります。


お取引内容はこちら

0.0666720867