HOME在庫検索>在庫情報

部品型式

IBM043611QLAA

製品説明
仕様・特性

IBM043611TLAB4M x 1612/10, 3.3VMMDM15DSU-021045122. Preliminary IBM041811TLAB IBM043611TLAB 32K x 36 & 64K x 18 SRAM Features • 32K x 36 or 64K x 18 Organizations • Common I/O • 0.45 Micron CMOS Technology • Asynchronous Output Enable and Power Down Inputs • Synchronous Pipeline Mode of Operation with Self-Timed Late Write • Single Differential HSTL/GTL Clock • Single +3.3V Power Supply and Ground • HSTL/GTL Input and Output levels • Registered Addresses, Write Enables, Synchronous Select, and Data Ins • Boundary Scan using limited set of JTAG 1149.1 functions • Byte Write Capability & Global Write Enable • 7 x 17 Bump Ball Grid Array Package with SRAM EDEC Standard Pinout and Boundary SCAN Order • Programmable Impedance Output Drivers • Registered Outputs Description The IBM043611TLAB and IBM041811TLAB 1Mb SRAMS are Synchronous Pipeline Mode, high-performance CMOS Static Random Access Memories that are versatile, have wide I/O, and achieve 4ns cycle times. Dual differential K clocks are used to initiate the read/write operation, and all internal operations are self-timed. At the rising edge of the K clock, all Addresses, Write-Enables, Sync Select, and 77H9965.T5 10/98 Data Ins are registered internally. Data Outs are updated from output registers off the next rising edge of the K clock. An internal Write buffer allows write data to follow one cycle after addresses and controls. The chip is operated with a single +3.3V power supply and is compatible with HSTL/GTL I/O interfaces. ©IBM Corporation. All rights reserved. Use is further subject to the provisions at the end of this document. Page 1 of 22

ブランド

供給状況

 
Not pic File
お探し製品IBM043611QLAAは、クレバーテックのスタッフが在庫調査を行いemailにて見積回答致します。

「見積依頼」をクリックして どうぞお問合せください。

送料

お買い上げ小計が1万円以上の場合は送料はサービスさせて頂きます。
1万円未満の場合、また時間指定便はお客様負担となります。
(送料は地域により異なります。)


お取引内容はこちら

0.0627980232