HOME在庫検索>在庫情報

部品型式

XC2S100EPQ208

製品説明
仕様・特性

Spartan-II FPGA Family Data Sheet R DS001 June 13, 2008 Product Specification This document includes all four modules of the Spartan®-II FPGA data sheet. Module 1: Introduction and Ordering Information Module 3: DC and Switching Characteristics DS001-1 (v2.8) June 13, 2008 DS001-3 (v2.8) June 13, 2008 • • • • • • • Introduction Features General Overview Product Availability User I/O Chart Ordering Information • Module 2: Functional Description DS001-2 (v2.8) June 13, 2008 • • • • Architectural Description - Spartan-II Array - Input/Output Block - Configurable Logic Block - Block RAM - Clock Distribution: Delay-Locked Loop - Boundary Scan Development System Configuration - Configuration Timing Design Considerations DC Specifications - Absolute Maximum Ratings - Recommended Operating Conditions - DC Characteristics - Power-On Requirements - DC Input and Output Levels Switching Characteristics - Pin-to-Pin Parameters - IOB Switching Characteristics - Clock Distribution Characteristics - DLL Timing Parameters - CLB Switching Characteristics - Block RAM Switching Characteristics - TBUF Switching Characteristics - JTAG Switching Characteristics Module 4: Pinout Tables DS001-4 (v2.8) June 13, 2008 • • Pin Definitions Pinout Tables IMPORTANT NOTE: This Spartan-II FPGA data sheet is in four modules. Each module has its own Revision History at the end. Use the PDF "Bookmarks" for easy navigation in this volume. © 2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners. DS001 June 13, 2008 Product Specification www.xilinx.com 1

ブランド

供給状況

 
Not pic File
お求め製品XC2S100EPQ208は、弊社担当が在庫確認を行いemailにて結果を御報告致します。

「見積依頼」ボタンを押してお気軽にお問合せ下さい。


当サイトの取引の流れ

見積依頼→在庫確認→見積回答→注文→検収→支払 となります。


お取引内容はこちら
XC2S100EPQ208の取扱い販売会社 株式会社クレバーテック  会社情報(PDF)    戻る


0.1528759003