HOME在庫検索>在庫情報

部品型式

GS8161Z36BGD-200

製品説明
仕様・特性

GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D) 18Mb Pipelined and Flow Through Synchronous NBT SRAM • User-configurable Pipeline and Flow Through mode • NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization • Fully pin-compatible with both pipelined and flow through NtRAM™, NoBL™ and ZBT™ SRAMs • IEEE 1149.1 JTAG-compatible Boundary Scan • 2.5 V or 3.3 V +10%/–10% core power supply • LBO pin for Linear or Interleave Burst mode • Pin-compatible with 2M, 4M, and 8M devices • Byte write operation (9-bit Bytes) • 3 chip enable signals for easy depth expansion • ZZ pin for automatic power-down • JEDEC-standard 100-lead TQFP and 165-bump FP-BGA packages • RoHS-compliant 100-lead TQFP and 165-bump BGA packages available The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D) may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, in addition to the rising-edge-triggered registers that capture input signals, the device incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock. De sig Functional Description Because it is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control (LBO) must be tied to a power rail for proper operation. Asynchronous inputs include the Sleep mode enable, ZZ and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex offchip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. ct Features 250 MHz–150 MHz 2.5 V or 3.3 V VDD 2.5 V or 3.3 V I/O n— Di sco nt inu ed Pr od u 100-Pin TQFP & 165-Bump BGA Commercial Temp Industrial Temp me nd ed for Ne w The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D) is an 18Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles. The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D) is implemented with GSI's high performance CMOS technology and is available in JEDEC-standard 100-pin TQFP and 165-bump FP-BGA packages. Re co m Parameter Synopsis No t Pipeline 3-1-1-1 Rev: 1.05a 10/2009 Flow Through 2-1-1-1 -250 -200 -150 Unit tKQ tCycle 2.5 4.0 3.0 5.0 3.8 6.7 ns ns Curr (x18) Curr (x32/x36) 295 345 245 285 200 225 mA mA tKQ tCycle 5.5 5.5 6.5 6.5 7.5 7.5 ns ns Curr (x18) Curr (x32/x36) 225 255 200 220 185 205 mA mA 1/38 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com. © 2004, GSI Technology

ブランド

供給状況

 
Not pic File
お探しのGS8161Z36BGD-200は、clevertechの担当が市場確認を行いemailにて御回答致します。

「見積依頼」をクリックして どうぞお進み下さい。


当サイトの取引の流れ

見積依頼→在庫確認→見積回答→注文→検収→支払 となります。


お取引内容はこちら

0.0625228882