HOME在庫検索>在庫情報

部品型式

MCM69P737ZP38

製品説明
仕様・特性

MOTOROLA SEMICONDUCTOR TECHNICAL DATA 128K x 36 Bit Pipelined BurstRAM Synchronous Fast Static RAM The MCM69P737 is a 4M–bit synchronous fast static RAM designed to provide a burstable, high performance, secondary cache for the PowerPC™ and other high performance microprocessors. It is organized as 128K words of 36 bits each. This device integrates input registers, an output register, a 2–bit address counter, and high speed SRAM onto a single monolithic circuit for reduced parts count in cache data RAM applications. Synchronous design allows precise cycle control with the use of an external clock (K). Addresses (SA), data inputs (DQx), and all control signals except output enable (G) and linear burst order (LBO) are clock (K) controlled through positive– edge–triggered noninverting registers. Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst addresses can be generated internally by the MCM69P737 (burst sequence operates in linear or interleaved mode dependent upon the state of LBO) and controlled by the burst address advance (ADV) input pin. Write cycles are internally self–timed and are initiated by the rising edge of the clock (K) input. This feature eliminates complex off–chip write pulse generation and provides increased timing flexibility for incoming signals. Synchronous byte write (SBx), synchronous global write (SGW), and synchronous write enable (SW) are provided to allow writes to either individual bytes or to all bytes. The four bytes are designated as “a”, “b”, “c”, and “d”. SBa controls DQa, SBb controls DQb, etc. Individual bytes are written if the selected byte writes SBx are asserted with SW. All bytes are written if either SGW is asserted or if all SBx and SW are asserted. For read cycles, pipelined SRAMs output data is temporarily stored by an edge–triggered output register and then released to the output buffers at the next rising edge of clock (K). The MCM69P737 operates from a 3.3 V core power supply and all outputs operate on a 2.5 V or 3.3 V power supply. All inputs and outputs are JEDEC standard JESD8–5 compatible. Order this document by MCM69P737/D MCM69P737 ZP PACKAGE PBGA CASE 999–02 TQ PACKAGE TQFP CASE 983A–01 • MCM69P737–3.0: 3 ns Access/5 ns Cycle (200 MHz) MCM69P737–3.2: 3.2 ns Access/5.5 ns Cycle (183 MHz) MCM69P737–3.5: 3.5 ns Access/6 ns Cycle (166 MHz) MCM69P737–3.8: 3.8 ns Access/6.7 ns Cycle (150 MHz) MCM69P737–4: 4 ns Access/7.5 ns Cycle (133 MHz) • 3.3 V ± 5% Core Power Supply for MCM69P737–3.0 and MCM69P737–3.2 • 3.3 V + 10%, – 5% Core Power Supply for MCM69P737–3.5, MCM69P737–3.8, and MCM69P737–4 • 2.5 V or 3.3 V I/O Supply • ADSP, ADSC, and ADV Burst Control Pins • Selectable Burst Sequencing Order (Linear/Interleaved) • Single–Cycle Deselect Timing • Internally Self–Timed Write Cycle • Byte Write and Global Write Control • PB1 Version 2.0 Compatible • JEDEC Standard 119–Pin PBGA and 100–Pin TQFP Packages The PowerPC name is a trademark of IBM Corp., used under license therefrom. REV 8 12/10/98 © Motorola, Inc. 1998 MOTOROLA FAST SRAM MCM69P737 1

ブランド

MOT

現況

1999年8月4日、ディスクリート・標準アナログ・標準ロジックなどの半導体部門をオン・セミコンダクターとして分社化した。これは、イリジウムコミュニケーションズ倒産の損失をカバーするために分社化された。

会社名

ON Semiconductor

本社国名

U.S.A

事業概要

オン・セミコンダクターの前身は、モトローラ社の半導体コンポーネント・グループであり、モトローラ社のディスクリート、標準アナログ、標準ロジック・デバイスを継続して製造。

供給状況

 
Not pic File
お探し部品MCM69P737ZP38は、弊社営業担当が市場調査を行いメールにて結果を御報告致します。

「見積依頼」ボタンを押してお気軽にお問合せください。

ご注文方法

弊社からの見積回答メールの返信又はFAXにてお願いします。


お取引内容はこちら
MCM69P737ZP38の取扱い販売会社 株式会社クレバーテック  会社情報(PDF)    戻る


0.0573990345