HOME在庫検索>在庫情報

部品型式

MCM69F536CTQ85

製品説明
仕様・特性

MOTOROLA Freescale Semiconductor, Inc. Order this document by MCM69F536C/D SEMICONDUCTOR TECHNICAL DATA Freescale Semiconductor, Inc... 32K x 36 Bit Flow–Through BurstRAM Synchronous Fast Static RAM MCM69F536C The MCM69F536C is a 1M–bit synchronous fast static RAM designed to provide a burstable, high performance, secondary cache for the 68K Family, PowerPC™, 486, i960™, and Pentium™ microprocessors. It is organized as 32K words of 36 bits each. This device integrates input registers, a 2–bit address , counter, and high speed SRAM onto a single monolithic circuit for reduced parts OR count in cache data RAM applications. Synchronous design allows precise cycle T control with the use of an external clock (K). BiCMOS circuitry reduces the overall UC D power consumption of the integrated functions for greater reliability. Addresses (SA), data inputs (DQx), and all control signals except output ON IC enable (G) and Linear Burst Order (LBO) are clock (K) controlled through M positive–edge–triggered noninverting registers. SE Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst E sequence addresses can be generated internally by the MCM69F536C L (burst operates in linear or interleaved mode dependent upon the state of LBO) and CA S controlled by the burst address advance (ADV) input pin. EE Write cycles are internally self–timed and are initiated by the rising edge of the R clock (K) input. This feature eliminates complexF off–chip write pulse generation and provides increased timing flexibility for incoming signals. BY Synchronous byte write (SBx), synchronous global write (SGW), and D E synchronous write enable SW are provided to allow writes to either individual IV bytes or to all bytes. The four bytes are designated as “a”, “b”, “c”, and “d”. SBa H controls DQa, SBb controls C R DQb, and so on. Individual bytes are written if the A selected byte writes SBx are asserted with SW. All bytes are written if either SGW is asserted or if all SBx and SW are asserted. For read cycles, a flow–through SRAM allows output data to simply flow freely from the memory array. The MCM69F536C operates from a 3.3 V power supply and all inputs and outputs are LVTTL compatible. C IN . TQ PACKAGE TQFP CASE 983A–01 • MCM69F536C–7.5 = 7.5 ns Access / 12 ns Cycle MCM69F536C–8 = 8 ns Access / 12 ns Cycle MCM69F536C–8.5 = 8.5 ns Access / 12 ns Cycle MCM69F536C–9 = 9 ns Access / 12 ns Cycle MCM69F536C–10 = 10 ns Access / 15 ns Cycle MCM69F536C–12 = 12 ns Access / 16.6 ns Cycle • Single 3.3 V + 10%, – 5% Power Supply • ADSP, ADSC, and ADV Burst Control Pins • Selectable Burst Sequencing Order (Linear/Interleaved) • Internally Self–Timed Write Cycle • Byte Write and Global Write Control • 5 V Tolerant on all Pins (Inputs and I/Os) • 100–Pin TQFP Package The PowerPC name is a trademark of IBM Corp., used under license therefrom. i960 and Pentium are trademarks of Intel Corp. REV 5 3/23/99 © Motorola, Inc. 1999 MOTOROLA FAST SRAM For More Information On This Product, Go to: www.freescale.com MCM69F536C 1

ブランド

MOT

現況

1999年8月4日、ディスクリート・標準アナログ・標準ロジックなどの半導体部門をオン・セミコンダクターとして分社化した。これは、イリジウムコミュニケーションズ倒産の損失をカバーするために分社化された。

会社名

ON Semiconductor

本社国名

U.S.A

事業概要

オン・セミコンダクターの前身は、モトローラ社の半導体コンポーネント・グループであり、モトローラ社のディスクリート、標準アナログ、標準ロジック・デバイスを継続して製造。

供給状況

 
Not pic File
お探し製品MCM69F536CTQ85は、クレバーテックの営業スタッフが在庫確認を行いメールにて結果を御連絡致します。

「見積依頼」ボタンを押してお気軽にお進み下さい。


当サイトの取引の流れ

見積依頼→在庫確認→見積回答→注文→検収→支払 となります。


お取引内容はこちら

0.0615239143