HOME在庫検索>在庫情報

部品型式

22V10H10PC5

製品説明
仕様・特性

FINAL COM’L: H-5/7/10/15/25, Q-10/15/25 IND: H-10/15/20/25 PALCE22V10 Family 24-Pin EE CMOS Versatile PAL Device DISTINCTIVE CHARACTERISTICS s As fast as 5-ns propagation delay and 142.8 MHz fMAX (external) s Global asynchronous reset and synchronous preset for initialization s Low-power EE CMOS s Power-up reset for initialization and register preload for testability s 10 macrocells programmable as registered or combinatorial, and active high or active low to match application needs s Extensive third-party software and programmer support through FusionPLD partners s Varied product term distribution allows up to 16 product terms per output for complex functions s 24-pin SKINNYDIP, 24-pin SOIC, 24-pin Flatpack and 28-pin PLCC and LCC packages save space s Peripheral Component Interconnect (PCI) compliant (-5/-7/-10) s 5-ns and 7.5-ns versions utilize split leadframes for improved performance GENERAL DESCRIPTION The PALCE22V10 provides user-programmable logic for replacing conventional SSI/MSI gates and flip-flops at a reduced chip count. high or active low. The output configuration is determined by two bits controlling two multiplexers in each macrocell. The PAL device implements the familiar Boolean logic transfer function, the sum of products. The PAL device is a programmable AND array driving a fixed OR array. The AND array is programmed to create custom product terms, while the OR array sums selected terms at the outputs. AMD’s FusionPLD program allows PALCE22V10 designs to be implemented using a wide variety of popular industry-standard design tools. By working closely with the FusionPLD partners, AMD certifies that the tools provide accurate, quality support. By ensuring that thirdparty tools are available, costs are lowered because a designer does not have to buy a complete set of new tools for each device. The FusionPLD program also greatly reduces design time since a designer can use a tool that is already installed and familiar. The product terms are connected to the fixed OR array with a varied distribution from 8 to16 across the outputs (see Block Diagram). The OR sum of the products feeds the output macrocell. Each macrocell can be programmed as registered or combinatorial, and active BLOCK DIAGRAM I1 - I11 CLK/I0 1 11 Programmable AND Array (44 x 132) 8 RESET 10 12 14 16 16 14 OUTPUT LOGIC MACRO CELL OUTPUT LOGIC MACRO CELL OUTPUT LOGIC MACRO CELL OUTPUT LOGIC MACRO CELL OUTPUT LOGIC MACRO CELL OUTPUT LOGIC MACRO CELL OUTPUT LOGIC MACRO CELL 12 OUTPUT LOGIC MACRO CELL 10 OUTPUT LOGIC MACRO CELL 8 OUTPUT LOGIC MACRO CELL PRESET I/O0 I/O1 Publication# 16564 Rev. D Issue Date: February 1996 I/O2 Amendment /0 I/O3 I/O4 I/O5 I/O6 I/O7 I/O8 I/O9 16564D-1 2-217

ブランド

AMD

会社名

Advanced Micro Devices, Inc

本社国名

U.S.A

事業概要

コンピュータ業界、グラフィックス、家電業界向けマイクロプロセッサ・ソリューションの開発・製造・販売およびサポート

供給状況

 
Not pic File
お探し部品22V10H10PC5は、弊社営業STAFFが市場調査を行いemailにて結果を御連絡致します。

「見積依頼」をクリックして どうぞお問合せ下さい。

送料

お買い上げ小計が1万円以上の場合は送料はサービスさせて頂きます。
1万円未満の場合、また時間指定便はお客様負担となります。
(送料は地域により異なります。)


お取引内容はこちら
22V10H10PC5の取扱い販売会社 株式会社クレバーテック  会社情報(PDF)    戻る


0.0620379448